National Tsing Hua University Institutional Repository:A 10 Gb/s wide-band current-mode logic I/O interface for high-speed interconnect in 0.18 μm CMOS technology
English  |  正體中文  |  简体中文  |  全文笔数/总笔数 : 54367/62174 (87%)
造访人次 : 15031189      在线人数 : 114
RC Version 6.0 © Powered By DSPACE, MIT. Enhanced by NTHU Library IR team.
搜寻范围 查询小技巧:
  • 您可在西文检索词汇前后加上"双引号",以获取较精准的检索结果
  • 若欲以作者姓名搜寻,建议至进阶搜寻限定作者字段,可获得较完整数据
  • 进阶搜寻
    National Tsing Hua University Institutional Repository > 電機資訊學院 > 電機資訊學院學士班 > 會議論文 >  A 10 Gb/s wide-band current-mode logic I/O interface for high-speed interconnect in 0.18 μm CMOS technology


    jsp.display-item.identifier=請使用永久網址來引用或連結此文件: http://nthur.lib.nthu.edu.tw/dspace/handle/987654321/41880


    题名: A 10 Gb/s wide-band current-mode logic I/O interface for high-speed interconnect in 0.18 μm CMOS technology
    作者: Ching-Te Chiu;Jen-Ming Wu;Shuo-Hung Hsu;Min-Sheng Kao;Chih-Hsien Jen;Yarsun Hsu
    教師: 吳仁銘
    日期: 2005
    出版者: Institute of Electrical and Electronics Engineers
    關聯: SOC Conference, 2005. Proceedings. IEEE International , 25-28 Sept. 2005 , Page(s) 257 - 260
    关键词: CML
    PMOS
    摘要: © 2005 Institute of Electrical and Electronics Engineers - A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for high-speed interconnect is presented in this paper. This interface consists of input equalizer, limiting amplifier, CML buffer and output voltage-peaking circuit. Several wide-band techniques for this work are adopted to broaden the bandwidth and realize the circuit in 10 Gb/s operation. The techniques include PMOS active load inductive-peaking, active feedback and Cherry-Hooper topology. These techniques can reduce 80% of the circuit area compared to the circuit area with on-chip inductors. The integration of the input equalizer and output voltage-peaking is also verified in this paper to provide robust I/O interface for high-speed interconnect and compensate transmission signal attenuation in the backplane. This work has been implemented in a 0.18 μm CMOS technology. The total power consumption of the I/O interface is only 70mW. The areas of input and output interface are 0.02mm2 and 0.008mm2. The input interface can operate at 10 Gb/s with 40dB input dynamic range and 4mV input sensitivity
    URI: http://www.ieee.org/
    http://nthur.lib.nthu.edu.tw/handle/987654321/41880
    显示于类别:[電機資訊學院學士班] 會議論文

    文件中的档案:

    档案 大小格式浏览次数
    0KbUnknown1839检视/开启


    在NTHUR中所有的資料項目都受到原著作權保護,僅提供學術研究及教育使用,敬請尊重著作權人之權益。若須利用於商業或營利,請先取得著作權人授權。
    若發現本網站收錄之內容有侵害著作權人權益之情事,請權利人通知本網站管理者(smluo@lib.nthu.edu.tw),管理者將立即採取移除該內容等補救措施。

    SFX Query

    與系統管理員聯絡

    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 回馈